## 25 Spring ECEN 720: High-Speed Links: Circuits and Systems Post-lab Report

Lab4: Receiver Circuits

Name: Yu-Hao Chen

UIN:435009528

Section:700

Professor: Sam Palermo

TA: Srujan Kumar Kaile

## Questions

- 1. High-Speed Comparator Design. This problem involves the design of four different high-speed comparators to meet the following specifications:
- a.  $clk \rightarrow Dout \ delay \le 150ps$  with a 10mV static differential input voltage (Din+-Din-) at a common mode voltage of 80% VDD. Measure delay from when the clock is at 50% VDD to Dout+ is at 50% VDD for an output rising transition. Please refer to Figure 18 in the Appendix.
- b. Clock frequency = 3GHz. Use at least one inverter-based buffer to clock your circuit for realistic clock waveforms.
- c. Load capacitance on Dout+ and Dout- is 10fF.
- d. Input referred offset  $\sigma \leq 10$ mV. Here you can optimistically assume that the input referred offset is just due to the input differential pair Vt (threshold voltage) mismatch and use the mismatch equation given in the notes, i.e., no need to run Monte Carlo simulations (although if you have access to a PDK that includes accurate statistical models of the CMOS devices you are encouraged to use Monte Carlo analysis).
- e. Optimize the design for power consumption, i.e., don't overdesign the comparator for a super small delay. Try to minimize total capacitance while still meeting the  $\leq$  150ps delay and  $\sigma$  offset  $\leq$  10mV offset specifications.

## The comparators should realize a flip-flop function.

- a. As shown in Figure 10, for the Strong-Arm type latches (1, 3, and 4) follow it with the optimized SR-latch shown in Figure 11. For more details on the optimized SR latch, refer to [8]. Note: for architecture (3) you will need to modify this optimized SR-latch as the sense-amp pre-charges to GND (vs. VDD in 1 & 4).
- b. To realize a CML flip-flop with architecture (2), simply cascade two CML latches to realize a master-slave flip-flop
- a. Conventional Strong-Arm Latch. For an example schematic, refer to Figure 3(a). Feel free to change the pre-charge transistors configuration.











b. CML Latch. For an example schematic, refer to Figure 3(b).





## Design Variables

|   | Name     | Value |  |
|---|----------|-------|--|
| 1 | R        | 5K    |  |
| 2 | Vbias    | 900m  |  |
| 3 | W_buffer | 2u    |  |
| 4 | frequ    | 3G    |  |
| 5 | VDD      | 1.2   |  |
| 6 | W_inv    | 2u    |  |
| 7 | W1       | 1u    |  |
| 8 | W2       | 8u    |  |
| 9 | W_tail   | 4u    |  |



















Delay time: 141.543ps

- 2. High-Speed Comparator Characterization. Please simulate all four comparators and produce the following using 500MHz (or less if necessary) clock signal:
- a. Plot comparator delay vs. VDD for VDD varying from 50% of nominal VDD to 100% VDD. For this keep the input common mode equal to 80% of the supply, i.e., sweep the input common-mode along with the supply. Also scale the clock input signal level with VDD.
- b. Plot comparator power vs. VDD in a similar manner.
- c. Generate the comparator Impulse Sensitivity Function (ISF) at the nominal VDD, 80%VDD, and 60%VDD (3 curves). Again, track the input common-mode with VDD (for more details refer to [2]). For the ISF-based characterization use an input differential step of 50mV, i.e., VCM±25mV for the differential input signals. Report the comparator aperture time, by measuring the 10%-90% "rise-time" based on the simulation results. Please refer to [9] for the aperture time measurement.
- d. Compare the design of these four latches (you can refer to [2]).















| (a) Strong-   | Classic design, | High speed,      | Extremely low     | Flash ADC,    |
|---------------|-----------------|------------------|-------------------|---------------|
| Arm           | no static       | but better at    | (no DC            | general       |
|               | power, simple   | higher supply    | consumption)      | high-speed    |
|               | structure       | voltages         |                   | comparators   |
| (b) CML Latch | Current-mode    | Ultra-high       | Has static        | High-speed    |
|               | switching,      | speed (10–       | current,          | SerDes,       |
|               | small output    | 40+ Gb/s)        | relatively high   | backplane     |
|               | swing           |                  | power             | links, ultra- |
|               |                 |                  |                   | high-speed    |
|               |                 |                  |                   | I/O           |
| (c) Schinkel  | Modified        | Relatively fast, | No static         | Low-voltage   |
| Low-Voltage   | Strong-Arm,     | outperforms      | current,          | high-speed    |
|               | fewer stacked   | standard SA at   | moderate power    | applications  |
|               | transistors,    | the same         |                   | (UDSM         |
|               | suited for low  | supply voltage   |                   | CMOS)         |
|               | voltage         |                  |                   |               |
| (d) Goll Low- | Extends SA      | High (0.6–       | No static current | High-speed,   |
| Voltage       | design by       | 5 GHz)           |                   | low-voltage   |

| adding P4/P5 |  | comparators |
|--------------|--|-------------|
| for feedback |  | in UDSM     |
| acceleration |  | CMOS        |

- 3. Link Verification. The designed comparator can be considered as a basic receiver. Build a 6Gb/s link system by using the transmitter designed either in voltage mode or current mode and the comparator which you've chosen for the best performance. Please refer to Figure 12 for the full test circuit. Use  $50\Omega$  transmission line with 1ns delay. Add 200fF parasitic caps at the output of your transmitter and input of the receiver. Feel free to choose the best termination and coupling schemes.
- a. Show the circuit schematic including coupling and termination.
- b. Explain your choice of coupling and termination schemes.
- c. Please show simulation results and eye diagrams that verify the link functionality and performance.





